

# INTEL DEEP LEARNING PLATFORM

#### Jordan Plawner, Sr. Director, Product Management Artificial Intelligence Product Group, Intel



#### Al Adoption in the Enterprise is Just Beginning

#### In a recent Forrester Research survey... of business and technology professionals said they're researching AI, but only...

said they are currently using AI systems.





#### Deploying Deep Learning







#### Deploying Deep Learning Time-to-Solution



#### Intel Al Portfolio If it computes and is connected it will do Al







#### Deep Learning Acceleration Options

|                                                                  | Utilization =<br>TCO     | Intermittent training<br>Intermittent or low level of inferencing                      | Year Round intense training<br>High inferencing compute utilization/node           |
|------------------------------------------------------------------|--------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| $\begin{array}{c} 11 \\ 10 \\ 9 \\ 8 \\ 7 \\ 6 \\ 5 \end{array}$ | Time-to-train            | Time-to-train in ~1 day is sufficient with access to additional compute for sale out   | Time-to-train in hours is critical for scientist time year round                   |
|                                                                  | Time-to-<br>solution     | Fastest by leveraging existing analytics, storage & management infrastructure          | Due to high utilization at scale integrating dedicated infrastructure is preferred |
|                                                                  | Flexibility& scalability | Resource allocation of shared compute & extend storage pool for unstructured data      | No requirement to reallocate compute cycles throughout the year                    |
| *                                                                | Locality                 | Distributed training and inferencing on edge and premise (eg; factory)                 | High training and batch inferencing utilization in core datacenter                 |
|                                                                  | Workload                 | Hybrid of general compute & NN acceleration<br>High definition images exceeding 32GHBM | Mixed precision linear algebra<br>Model layers, weights and data can fit in HBM    |



#### Intel® Xeon® Processor Scalable Family







#### **FLEXIBLE & GREAT TCO**

Scalability across AI & combination workflows

| Cla   | assic ML    | Analytics   |
|-------|-------------|-------------|
| 🗖 De  | ep Learning | Emerging Al |
| Re Re | asoning     | Many others |

#### **DEEP LEARNING PERFORMANCE**

Up to **2.4X** performance vs. prior gen via architectural enhancements

 ✓ Up to 28 cores
✓ Intel® AVX-512 with 2 56 threads / CPU
✓ 512b FMA units
✓ 6 mem channels
✓ Up to 6.9 FP32 TF &
✓ Mid-level cache up
12 Int8 TOPs to 1MB per core

#### Up to 100x performance due to SW optimizations

**DEEP LEARNING SW OPTIMIZATIONS** 

- Libraries and tools: IA optimized frameworks, Intel MKL-DNN, & DAAL
- Spark with BigDL, and Python and R with Intel libraries



Software and workloads used in performance tests may have been optimized for performance only on Intel microprocessors. Performance tests, such as SYSmark and MobileMark, are measured using specific computer systems, components, software, operations and unctions. Any change to any of those factors may cause the results to vary. You should consult other information and performance tests to assist you in fully evaluating your contemplated purchases, including the performance of that product when combined with other products. For more complete information visit: *Hits//www.intel.com/performance*. Intel measured as of November 2016

ptimization Notice: Intel's compilers may not optimize to the same degree for non-Intel microprocessors for optimizations that are not unique to Intel microprocessors. These optimizations include SSE2, SSE3, and SSSE3 instruction sets and other ptimizations. Intel does not guarantee the availability, functionality, or effectiveness of any optimization microprocessors for optimizations that are not unique to Intel microprocessors. These optimizations in this product are intended for use with Intel microprocessors. Certain ptimizations into specific to Intel microprocestors in the specific to Intel microprocestors. These refer to the applicable product User and Reference Guides for more information regarding the specific instruction sets covered by this notice.



#### Xeon SP Performance: Up to 2.2X improvement with SW optimizations

#### MEASURED





Configuration Details 1, 14, Performance estimates were obtained prior to implementation of recent software patches and firmware updates intended to address exploits referred to as "Spectre" and "Meltdown." Implementation of these updates may make these results inapplicable to your "Botimization Notice: Intel's compilers may or may not optimize to the same degrees for non-Intel microprocessors for optimizations that are provided by Intel. Microprocessors. These optimizations include SSE2, SSE3, and SSSE3 instruction sets and other optimizations. Intel does not guarantee the availability, functionality, or effectiveness of any optimization on microprocessors. Certain optimizations not specific to Intel microprocessors. Please refer to the applicable product User and Reference Guides for more information regarding the specific instruction and performance tests to assist you in fully evaluating your contemplated purchases, including the performance of that product when combined with other products. For more complete information with the performance Source: Intel measured or estimated as of November 2017.



#### Xeon SP Scaling on CPU

Intel® - SURFsara\* Research Collaboration - Multi-Node Intel® Caffe ResNet-50 Scaling Efficiency on 2S Intel® Xeon® Platinum 8160 Processor Cluster



- MareNostrum4 Barcelona Supercomputing Center
- ImageNet-1K
- 256 nodes
- 90% scaling efficiency
- Top-1/Top-5 > 74%/92%
- Batch size of 32 per node
- Global BS=8192
- Throughput: 15170 Images/sec

Time-To-Train: 70 minutes (50 Epochs)

#### 90% scaling efficiency with up to 74% Top-1 accuracy on 256 nodes

Configuration Details 2: Slide 127

Performance estimates were obtained prior to implementation of recent software patches and firmware updates intended to address exploits referred to as "Spectre" and "Meltdown." Implementation of these updates may make these results inapplicable to your device or system. Software and workloads used in performance tests may have been optimized for performance only on Intel microprocessors. Performance tests, such as SYSmark and Mobile Mark are measured using specific computer systems, components, software, operations and functions. Any change to any of those factors may cause the results to vary. You should consult other information and performance tests to assist, are measured using your contemplated purchases, including the performance of that product when combined with other products. For more complete information visit: http://www.inel.com/performance. Source: Intel measured as of June 2017. Optimization Note: htel's emplete interval of optimize of the sime legre for non-Intel microprocessors of any populication on microprocessors. These optimizations include SSE2. So that and othin performance the sime legre for non-Intel microprocessors of any populication on microprocessors. These optimizations include SSE2. So that and othin performance the sime legre for non-Intel microprocessors of any populication on microprocessors. These optimizations include SSE2. So that and othin performance test is availability, functionality, or effectiveness of any populication on microprocessors. Performance tests are solved to the availability of effectiveness of any populication on microprocessors. Performance and the performance is covered by this notice.

#### Intel® Nervana™ neural network processor (NNP)



¥ Formerly codenamed as the Crest Family

 $\label{eq:source:https://newsroom.intel.com/news-releases/intel-ai-day-news-release/?_ga=2.26542141.1088441208.1508441324-198894050.1498491572.$ 

All products, computer systems, dates, and figures specified are preliminary based on current expectations, and are subject to change without notice.

Software and workloads used in performance tests may have been optimized for performance only on Intel microprocessors. Performance tests, such as SYSmark and MobileMark, are measured using specific computer systems, components, software, operations and functions. Any change to any of those factors may cause the results to vary. You should consult other information and performance tests to assist you in fully evaluating your contemplated purchases, including the performance of that product when combined with other products. For more complete information visit: http://www.intel.com/performance. Source: Intel measured or estimated as of November 2017



#### Summary

#### FINAL THOUGHTS

- Most AI is NOT deep learning
- Most DL is NOT training
- Al value is in convergence

Start your journey with Xeon

- Learn: Focused POCs
- Plan: Develop IT DL technical services and platforms

NEXT STEPS

 Deploy: Integrate with existing IT workflow



# Find Out More

More information at <u>ai.intel.com</u>

Use Intel's performance-optimized libraries & frameworks

ENGAGE

LEARN

**EXPLORE** 

**Contact your Intel representative for help and POC opportunities** 







# **DCP** Summ